美女国产一区_中国成人黄色视屏_亚洲韩国精品一区_欧美成人激情视频免费观看_在线观看欧美激情_国产精品久久久一本精品_亚洲电影天堂av_亚洲特色特黄_午夜日本精品_久久av一区二区_欧美日韩999_欧美日韩国产成人精品_国产在线不卡_在线观看视频欧美_亚洲女性喷水在线观看一区_欧美日韩国产成人高清视频

嵌入式培訓

嵌入式Linux就業班馬上開課了 詳情點擊這兒

 
上海報名熱線:021-51875830
北京報名熱線:010-51292078
深圳報名熱線:4008699035
南京報名熱線:4008699035
武漢報名熱線:027-50767718
成都報名熱線:4008699035
廣州報名熱線:4008699035
西安報名熱線:4008699035
研發與生產 脫產就業培訓基地
3G通信 企業培訓 
  首 頁   手機閱讀   課程介紹   培訓報名  企業培訓   付款方式   講師介紹   學員評價   關于我們   聯系我們  承接項目 開發板  網校
嵌入式協處理器--FPGA
FPGA項目實戰系列課程----
嵌入式OS--4G手機操作系統
嵌入式協處理器--DSP
手機/網絡/動漫游戲開發
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機培訓
嵌入式硬件設計
Altium Designer Layout高速硬件設計
嵌入式OS--VxWorks
PowerPC嵌入式系統/編譯器優化
PLC編程/變頻器/數控/人機界面 
開發語言/數據庫/軟硬件測試
3G手機軟件測試、硬件測試
芯片設計/大規模集成電路VLSI
云計算、物聯網
開源操作系統Tiny OS開發
小型機系統管理
其他類
 
      Synopsys Formality 培訓班
   入學要求

        學員學習本課程應具備下列基礎知識:
        ◆ 電路系統的基本概念。

   班級規模及環境--熱線:4008699035 手機:15921673576/13918613812( 微信同號)
       堅持小班授課,為保證培訓效果,增加互動環節,每期人數限3到5人。
   上課時間和地點
上課地點:【上!浚和瑵髮W(滬西)/新城金郡商務樓(11號線白銀路站) 【深圳分部】:電影大廈(地鐵一號線大劇院站)/深圳大學成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領館區1號(中和大道) 【沈陽分部】:沈陽理工大學/六宅臻品 【鄭州分部】:鄭州大學/錦華大廈 【石家莊分部】:河北科技大學/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協同大廈
近開課時間(周末班/連續班/晚班)
Synopsys Formality 培訓班:2025年11月17日..合作共贏....實用實戰.....直播、現場培訓皆可....用心服務..........--即將開課--..............................(請抓緊報名)
   實驗設備
     ☆資深工程師授課

        
        ☆注重質量
        ☆邊講邊練

        ☆合格學員免費推薦工作

        

        專注高端培訓17年,曙海提供的課程得到本行業的廣泛認可,學員的能力
        得到大家的認同,受到用人單位的廣泛贊譽。

        ★實驗設備請點擊這兒查看★
   新優惠
       ◆在讀學生憑學生證,可優惠500元。
   質量保障

        1、培訓過程中,如有部分內容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結束后免費提供半年的技術支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業機會。

       Synopsys 軟件培訓班(上)
 
第一階段 Synopsys Formality
本課程可幫助IC工程師進一步全面系統地理解IC設計概念與方法。培訓將采用Synopsys公司相關領域的培訓教材,培訓方式以講課和實驗穿插進行。
Overview
This eight-day workshop covers, via lecture and lab, the basics of formal verification. On the first day, students will apply a formal verification flow for:
  • Verifying a design
  • Debugging a failed design
On the second day, students will apply an extended flow in order to:
  • Optimize Formality for common hardware design transformations
  • Increase debugging capability through techniques such as pattern analysis
  • Maximize verification performance
Objectives
At the end of this workshop the student should be able to:
  • Describe where Formality fits in the design flow
  • Read a reference design and the libraries for that design into Formality
  • Read a revised design and the libraries for that design into Formality
  • Set up for verification interactively and with scripts
  • Handle common design transformations for easiest verification
  • Guide Formality in matching names between two designs
  • Verify that two designs are equivalent
  • Debug designs proven not to be equivalent
  • Optimize reads, compare point matching and verification
Audience Profile
Design or Verification engineers who understand traditional functional verification methods, and who want to perform verification more quickly, without using vectors.
Prerequisites
Knowledge of digital logic.
Course Outline
第一部分
  • Introduction
  • Controlling Formality
  • Setting up and running Formality
  • Debugging designs proved not equivalent
第二部分
  • Design transformations and their effect on equivalence checking
  • Advanced debugging
  • Maximizing performance
第二階段 Synopsys Prime Time 1
Overview
This workshop shows you how to maximize your productivity when using PrimeTime. You will validate and enhance run scripts, quickly identify and debug your design violations by generating and interpreting timing reports, remove pessimism with path-based analysis, and generate ECO fixing guidance to downstream tools.
Topics include:
  • Preparing for STA on your design, including investigating and analyzing the clocks that dictate STA results
  • Validating inherited PrimeTime run scripts
  • Leveraging the latest PrimeTime best practices to create new run scripts
  • Identifying opportunities to improve run time
  • Performing static timing analysis
  • Providing ECO fixing guidance to downstream tools
Objectives
At the end of this workshop the student should be able to:
  • Interpret the essential details in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Generate summary reports of the design violations organized by clock, slack, or by timing check
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact on an unfamiliar design
  • Reduce pessimism using path-based analysis
  • Use both a broad automatic flow for fixing setup and hold violations and a manual flow for tackling individual problem paths.
Audience Profile
Design or verification engineers who perform STA using PrimeTime.
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • A basic understanding of digital IC design
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Does your design meet timing?
  • Objects, Attributes, Collections
  • Constraints in a timing report
  • Timing arcs in a timing report
  • Control which paths are reported
第二部分
  • Summary Reports
  • Create a setup file and run script
  • Getting to know your clocks
  • Analysis types and back annotation
第三部分
  • Additional checks and constraints
  • Path-Based Analysis and ECO Flow
  • Emerging Technologies and Conclusion
 
第三階段 Synopsys Prime Time 2
PrimeTime: Debugging Constraints
Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.
Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.
Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems
Audience Profile
Design or Verification engineers who perform STA using PrimeTime
Prerequisites
To benefit the most from the material presented in this workshop, students should have:
  • Have taken PrimeTime 1
OR
Possess equivalent knowledge with PrimeTime including:
  • Script writing using Tcl
  • Reading and linking a design
  • Writing block constraints
  • Generating and interpreting timing reports using report_timing and report_constraint commands
Course Outline
Unit 1: Tools of the Trade
  • Lab 1 A Guided Tour of the Tools of the Trade
  • Lab 2 Choose the Correct Command and Apply It
Unit 2: Complete Qualification of PrimeTime Inputs
  • Lab 3 Find and Debug Potential Constraint Problems
第四階段 TetraMAX 1
Overview
?????? In this two-day workshop, you will learn how use TetraMAX? the Synopsys ATPG Tool, to perform the following tasks:
  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE
This workshop includes an overview of the fundamentals of manufacturing test, including:
  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
?????? This workshop also includes an overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX?
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX?ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using Verilog Direct Pattern Validation or MAX Testbench
  • Use TetraMAX diagnosis features to analyze failures on the ATE
Audience Profile
?????? ASIC, ASIC, SoC, or Test Engineers who perform ATPG at the Chip or SoC level
Prerequisites
?????? To benefit the most from the material presented in this workshop, students should have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:
  • Understanding of the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches, and bi-directional/tri-state drivers
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors
Course Outline
第一部分
  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG
第二部分
  • Minimizing ATPG Patterns
  • Writing ATPG Patterns
  • Pattern Validation
  • Diagnosis
  • Conclusion
第五階段 TetraMAX 2: DSMTest ATPG
TetraMAX 2: DSMTest ATPG
Overview
This workshop discusses at-speed faults and how to use TetraMAX for at-speed test. Topics include description, recommendation, and scripts of transition, small-delay defect, and path-delay fault model ATPG. Also covered are the Onchip Clock Controller (OCC) flow, which leverages the PLL fast clocks, and using PrimeTime to generate the necessary data for at-speed test.
Hands-on labs follow each training module, allowing you to apply the skills learned in lecture. Labs include: using PrimeTime to generate the necessary files for at-speed ATPG; generating the patterns for different fault models in Tetramax; and, finally, using VCS for simulating the patterns generated.
Objectives
At the end of this workshop the student should be able to:
  • Describe the need for At-Speed testing
  • List the At-Speed fault models available
  • Describe the two launch techniques for at-speed faults
  • Successfully edit a stuck-at SPF file to suit at-speed fault model
  • Define the timing exceptions
  • Automate the process of script generation for TetraMAX, using PrimeTime. This script will take care of the false and multi-cycle paths
  • Modify a given stuck-at fault model script to run for an at-speed fault model
  • State the steps required to merge transition and stuck-at fault patterns to reduce the overall patterns
  • Automatically create scripts that can be used in PrimeTime to perform test mode STA
  • Describe the SDD flow
  • Describe the flow needed to successfully use the PLL present in your design to give the at-speed clock during capture mode
  • State the steps needed to perform path-delay ATPG
  • Understand the fault classification in path-delay ATPG
Audience Profile
Engineers who use ATPG tools to generate patterns for different fault models.
Prerequisites
To benefit the most from the material presented in this workshop, you should: A. Have taken the TetraMAX 1 workshop. OR B. Possess knowledge in the following areas:
  • Scan Architecture and ATPG
  • Stuck-At fault model ATPG with TetraMAX
  • SPF file
Course Outline
Module 1
  • Introduction of At-Speed defects
  • Source of Test Escapes and chip failure
  • Requirements for At-Speed testing
  • Popular fault models for At-Speed testing
Module 2
  • Transition Fault model
  • Path Delay Fault model
  • At-Speed Fault Detection Method
  • Techniques to Launch and Capture a Fault
Module 3
  • STIL file
  • Modifications to STIL file for At-Speed testing
  • Generic Capture Procedures
Module 4
  • Timing Exceptions
  • Automated Way to Generate Timing Exceptions form PrimeTime
Module 5
  • TetraMAX Scripts for Transition ATPG
  • Design Guidelines
  • Flow Considerations and Requirements
  • Pattern Merging
  • Automated way to generate the scripts for PrimeTime to perform testmode STA
Module 6
  • What is a Small Delay Defect ATPG
  • How to use PrimeTime to Generate the Slack Data
  • ATPG Flow in TetraMAX
Module 7
  • Requirement of PLL for At-speed faults
  • The various clocks in PLL flow
  • Use QuickSTIL to generate the SPF
Module 8
  • TetraMAX scripts for Path Delay ATPG
  • Fault Classification for Path Delay Faults
  • Generating Paths for TetraMAX Using PrimeTime
  • Reconvergence Paths
  • Hazard Simulation
Module 9
  • Conclusion
  • Topics Covered
  • Fault model and Features of TetraMAX
  • Solvnet Resources
 
版 權 所 有:上海曙海信息網絡科技有限公司 copyright 2000--2012

雙休日、節假日及晚上可致電值班電話:021-51875830

值班手機:15921673576/13918613812


備案號:滬ICP備08026168號

.(2025年11月17日..合作共贏....實用實戰.....直播、現場培訓皆可....用心服務..........--即將開課--..............................(請抓緊報名))....................................
在線客服
美女国产一区_中国成人黄色视屏_亚洲韩国精品一区_欧美成人激情视频免费观看_在线观看欧美激情_国产精品久久久一本精品_亚洲电影天堂av_亚洲特色特黄_午夜日本精品_久久av一区二区_欧美日韩999_欧美日韩国产成人精品_国产在线不卡_在线观看视频欧美_亚洲女性喷水在线观看一区_欧美日韩国产成人高清视频
9久草视频在线视频精品| 尤物视频一区二区| 亚洲视频一区在线| 欧美不卡在线视频| 中文一区二区| 亚洲精品影院| 99re成人精品视频| 99精品久久免费看蜜臀剧情介绍| 久久国产精品一区二区三区| 夜夜嗨av一区二区三区| 欧美中日韩免费视频| 免费观看在线综合| 午夜精品短视频| 久久国产婷婷国产香蕉| 欧美国产成人在线| 日韩一区二区精品葵司在线| 一本色道88久久加勒比精品| 亚洲视频一区二区| 国产亚洲欧美另类中文| 一区二区三区四区五区精品| 在线电影院国产精品| 一区二区三欧美| 国产乱理伦片在线观看夜一区| 久久婷婷一区| 亚洲欧美日本国产有色| 老司机一区二区| 亚洲社区在线观看| 亚洲一区在线免费观看| 黑人巨大精品欧美一区二区小视频| 久久精品五月| 久久精品国产v日韩v亚洲| 欧美精品久久99| 亚洲蜜桃精久久久久久久| 欧美一区二区三区精品| 欧美日韩亚洲精品内裤| 狠狠88综合久久久久综合网| 亚洲一区二区三区四区五区黄| 欧美激情aⅴ一区二区三区| 中国成人黄色视屏| 久久婷婷国产综合尤物精品| 小处雏高清一区二区三区| 欧美激情在线| 欧美日韩中文字幕在线| 亚洲国产精品日韩| 欧美精品成人91久久久久久久| 国产精品亚洲а∨天堂免在线| 在线欧美不卡| 欧美乱大交xxxxx| 日韩一级免费| 欧美亚洲一区二区在线观看| 极品尤物av久久免费看| 亚洲欧美日韩国产成人精品影院| 亚洲视频在线二区| 国产日韩一区二区三区在线| 欧美精品日日鲁夜夜添| 久久综合色影院| 国产精品入口66mio| 久久人人精品| 久久伊人一区二区| 欧美在线观看日本一区| 永久555www成人免费| 久久免费视频在线| 毛片一区二区三区| 欧美在线播放一区二区| 欧美另类亚洲| 日韩视频免费看| 在线观看av不卡| 国产精品久久久久久久久| 亚洲一区中文字幕在线观看| 久久久久一区二区| 最新国产精品拍自在线播放| 国产伦理精品不卡| 亚洲欧洲综合另类在线| 欧美激情成人在线视频| 欧美三日本三级少妇三99| 久久成人精品无人区| 伊人久久大香线| 免费一级欧美片在线观看| 久久www免费人成看片高清| 欧美性大战久久久久久久蜜臀| 国内一区二区在线视频观看| 欧美日产国产成人免费图片| 欧美日本一道本在线视频| 一二三四社区欧美黄| 欧美88av| 国产精品久久久久久久久久三级| 国产精品久久久亚洲一区| 久久爱另类一区二区小说| 欧美网站在线观看| 亚洲影视中文字幕| 欧美亚洲在线| 老色鬼久久亚洲一区二区| 在线一区二区三区四区五区| 亚洲国产成人午夜在线一区| 国产精品免费福利| 亚洲午夜精品久久久久久app| 国产精品第三页| 欧美在线精品免播放器视频| 狠狠色综合一区二区| 欧美精品v国产精品v日韩精品| 午夜精品久久一牛影视| 一区二区三区日韩在线观看| 欧美日韩情趣电影| 亚洲一区欧美二区| 另类尿喷潮videofree| 国产精品伊人日日| 久久成人资源| 一区二区精品在线观看| 亚洲综合电影| 久久视频在线看| 国产精品久久久久91| 伊人成人开心激情综合网| 亚洲欧美另类久久久精品2019| 噜噜噜噜噜久久久久久91| 1024精品一区二区三区| 久久久久看片| 欧美片第1页综合| 久久精品国产2020观看福利| 国产精品99久久久久久宅男| 久久久五月天| 亚洲全部视频| 樱桃国产成人精品视频| 午夜日韩在线| 怡红院精品视频在线观看极品| 欧美在线视频一区二区| 午夜精品久久99蜜桃的功能介绍| 99视频精品免费观看| 一区二区在线视频播放| 亚洲精品久久久蜜桃| 欧美色大人视频| 亚洲欧洲精品成人久久奇米网| 久久精品视频在线免费观看| 欧美手机在线| 欧美伊人久久久久久午夜久久久久| 国产一区二区0| 亚洲淫性视频| 欧美国产日韩一区二区三区| 亚洲国语精品自产拍在线观看| 蜜桃av噜噜一区| 国产精品久久国产愉拍| 亚洲图片在线观看| 国产小视频国产精品| 亚洲自拍都市欧美小说| 国产欧美日韩免费| 欧美激情免费在线| 亚洲一区二区三区久久| 久久影音先锋| 欧美午夜精品电影| 国产精品亚洲产品| 亚洲视频中文字幕| 国产精品色一区二区三区| 欧美日韩国产精品一卡| 亚洲宅男天堂在线观看无病毒| 欧美激情按摩| 欧美视频在线看| 亚洲韩国一区二区三区| 欧美亚洲视频一区二区| 欧美区二区三区| 国产午夜精品麻豆| 亚洲欧洲日产国产网站| 欧美一区中文字幕| 国产亚洲欧美一区二区三区| 在线综合亚洲欧美在线视频| 久久九九有精品国产23|